## FreeRTOS on MSP430

Prof. Li-Pin Chang ESSLAB@NYCU

# Introduction to TI MSP430 uP

#### MSP430FR5994 LaunchPad

- MSP430 CPU
  - 16 bit ultra-low power micro-processor
  - Designed by Texas Instrument
  - Clock rate 8MHz by default (max 24MHz)
  - Can address up to 1MB of working memory in the extended mode (20 bits addressing)
- MSP-EXP430FR5994 LaunchPad
  - LaunchPad = development kit
  - Based on MSP430FR5994 SoC (MSP430 inside)
  - Working memory: 16KB of SRAM + 256KB of FRAM
- HowTo: run FreeRTOS on MSP430FR5994
  - Check "FreeRTOS Environment Setup" slice set



## MSP430 Register Architecture

- General purpose registers (R4 ~ R15)
  - o contain 8-bit, 16-bit, 20-bit values
- Special purpose registers (R0~R3)
  - R0: Program Counter (PC)
    - Points to the next instruction to be executed
  - R1: Stack Pointer (SP)
    - Pointer to the stack
  - R2: Status Register (SR)
    - Arithmetic operation flags such as carry, zero, etc.
    - GIE: this bit is set, it enables maskable interrupt
  - R3: Constant Generator (CG)
    - Pre-configured to be one among the pre-defined bit patterns, e.g., 0xffff or 0x0000
    - Avoid memory reference and reduce instruction size

## MSP430 Register Architecture

- General purpose registers (R4 ~ R15)
  - o contain 8-bit, 16-bit, 20-bit values
- Special purpose registers (R0~R3)
  - R0: Program Counter (PC)
    - Points to the next instruction to be executed
  - R1: Stack Pointer (SP)
    - Pointer to the stack
  - R2: Status Register (SR)
    - Status of the result of the operation
      - {C, Z, N}: this bit is set when the result {has carry, is 0, is negative}
      - GIE: this bit is set, it enables maskable interrupt
      - V: this bit is set when the result is overflowed
  - R3: Constant Generator (CG)
    - Allows assembler to support additional instructions without additional code word
      - example:
        - additional 16-bit word "0" is not needed in program code

CLR dst

is emulated by the double-operand instruction with the same length:

MOV R3, dst

where the #0 is replaced by the assembler, and R3 is used with As = 00.

## Status Register (R2)



Table 4-1. SR Bit Description

| Bit      | Description                                                                                                                                                                                       |                                                                                         |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| Reserved | Reserved                                                                                                                                                                                          |                                                                                         |  |
|          | Overflow. This bit is set when the result of an arithmetic operation overflows the signed-variable range.                                                                                         |                                                                                         |  |
| ٧        | ADD(.B), ADDX(.B,.A),<br>ADDC(.B), ADDCX(.B.A),<br>ADDA                                                                                                                                           | Set when: positive + positive = negative negative + negative = positive otherwise reset |  |
|          | SUB(.B), SUBX(.B,.A), SUBC(.B), SUBCX(.B,.A), SUBA, CMP(.B), CMPX(.B,.A), CMPA                                                                                                                    | Set when: positive – negative = negative negative – positive = positive otherwise reset |  |
| SCG1     | System clock generator 1. This bit may be used to enable or disable functions in the clock system depending on the device family; for example, DCO bias enable or disable.                        |                                                                                         |  |
| SCG0     | System clock generator 0. This bit may be used to enable or disable functions in the clock system depending on the device family; for example, FLL enable or disable.                             |                                                                                         |  |
| OSCOFF   | Oscillator off. When this bit is set, it turns off the LFXT1 crystal oscillator when LFXT1CLK is not used for MCLK or SMCLK. In FRAM devices, CPUOFF must be 1 to disable the cyrstal oscillator. |                                                                                         |  |
| CPUOFF   | CPU off. When this bit is set, it turns off the CPU and requests a low-power mode according to the settings of bits OSCOFF, SCG0, and SCG1.                                                       |                                                                                         |  |
| GIE      | General interrupt enable. When this bit is set, it enables maskable interrupts. When it is reset, all maskable interrupts are disabled.                                                           |                                                                                         |  |
| N        | Negative. This bit is set when the result of an operation is negative and cleared when the result is positive.                                                                                    |                                                                                         |  |
| Z        | Zero. This bit is set when the result of an operation is 0 and cleared when the result is not 0.                                                                                                  |                                                                                         |  |
| С        | Carry. This bit is set when the result of an operation produced a carry and cleared when no carry occurred.                                                                                       |                                                                                         |  |

## MSP430 Interrupt Basics

- Interrupt vector table
  - Located downward from 0FFFEh (word address)
  - Each vector contains 16-bit address (2 bytes)
- Some example interrupt vectors:
  - Timer\_A0 interrupt: 0FFEAh & 0FFE8h
  - GPIO Port 1 interrupt: 0FFDEh

## MSP430 Interrupt vector table

Table 9-4. Interrupt Sources, Flags, and Vectors

| Table 9-4. Interrupt Sources, Flags, and Vectors |                                                   |                                 |                              |                 |          |  |  |  |
|--------------------------------------------------|---------------------------------------------------|---------------------------------|------------------------------|-----------------|----------|--|--|--|
| INTERRUPT SOURCE                                 | INTERRUPT FLAG                                    | INTERRUPT<br>VECTOR<br>REGISTER | SYSTEM<br>INTERRUPT          | WORD<br>ADDRESS | PRIORITY |  |  |  |
| System Reset                                     |                                                   |                                 |                              | 8               | 6        |  |  |  |
| Power up, brownout,<br>supply supervisor         | SVSHIFG                                           |                                 |                              |                 |          |  |  |  |
| External reset, RST                              | PMMRSTIFG                                         |                                 |                              |                 |          |  |  |  |
| Watchdog time-out (watchdog mode)                | WDTIFG                                            |                                 |                              |                 |          |  |  |  |
| WDT, FRCTL MPU, CS, PMM password violation       | WDTPW, FRCTLPW, MPUPW, CSPW, PMMPW                | SYSRSTIV <sup>(1)</sup>         | Reset                        | 0FFFEh          | Highest  |  |  |  |
| FRAM uncorrectable bit<br>error detection        | UBDIFG                                            |                                 |                              |                 |          |  |  |  |
| MPU segment violation                            | MPUSEGIIFG, MPUSEG1IFG,<br>MPUSEG2IFG, MPUSEG3IFG |                                 |                              |                 |          |  |  |  |
| Software POR, BOR                                | PMMPORIFG, PMMBORIFG                              |                                 |                              |                 |          |  |  |  |
| System NMI                                       |                                                   |                                 |                              |                 |          |  |  |  |
| Vacant memory access(2)                          | VMAIFG                                            |                                 |                              |                 |          |  |  |  |
| JTAG mailbox                                     | JMBINIFG, JMBOUTIFG                               |                                 |                              |                 |          |  |  |  |
| FRAM access time error                           | ACCTEIFG                                          |                                 |                              |                 |          |  |  |  |
| FRAM write protection error                      | WPIFG                                             | SYSSNIV <sup>(1)</sup>          | (Non)maskable <sup>(3)</sup> | 0FFFCh          |          |  |  |  |
| FRAM bit error detection                         | CBDIFG, UBDIFG                                    |                                 |                              |                 |          |  |  |  |
| MPU segment violation                            | MPUSEGIIFG, MPUSEG1IFG,<br>MPUSEG2IFG, MPUSEG3IFG |                                 |                              |                 |          |  |  |  |
|                                                  |                                                   |                                 |                              |                 |          |  |  |  |
| TA0                                              | TA0CCR0 CCIFG                                     |                                 | Maskable                     | 0FFEAh          |          |  |  |  |
| TA0                                              | TA0CCR1 CCIFG, TA0CCR2 CCIFG,<br>TA0CTL.TAIFG     | TA0IV <sup>(1)</sup>            | Maskable                     | 0FFE8h          |          |  |  |  |
|                                                  |                                                   |                                 |                              |                 |          |  |  |  |
| I/O port P1                                      | P1IFG.0 to P1IFG.7                                | P1IV <sup>(1)</sup>             | Maskable                     | 0FFDEh          |          |  |  |  |
|                                                  |                                                   |                                 |                              |                 |          |  |  |  |
|                                                  |                                                   |                                 |                              |                 |          |  |  |  |



## Interrupt Handling with MSP430

- CPU OS
- 1. Interrupt is acknowledged by the CPU
- 2. Complete the instruction currently being executed
- 3. Push PC (R0) and SR (R2) onto the stack
- 4. Select the highest-priority interrupt among pending ones
- 5. Acknowledge the interrupt source flag
- 6. Clear SR to disable interrupts (!)
- 7. Load the address in the interrupt vector into PC
- 8. Execute the interrupt service routine (ISR)
- Return from interrupt (RETI instruction)
  - a. pop SR from stack (will re-enable interrupts)
  - b. pop PC from stack



Figure 1-4. Return From Interrupt

## Sub Interrupt Events

- Related events may share the same interrupt number
  - e.g. Timer interrupt may be generated by
    - Timer count overflow
    - Timer count reaches certain value (TACCR)
    - **■** ...
- Identify what causes the interrupt
  - Poll all the related interrupt flags in ISR → slow
  - Read interrupt vector register
- Some interrupt vector registers
  - o Timer: TAIV
  - System NMI: SYSSNIV

| TAIV<br>Contents | Interrupt Source                 | Interrupt Flag | Interrupt<br>Priority |  |
|------------------|----------------------------------|----------------|-----------------------|--|
| 00h              | No interrupt pending             | -              |                       |  |
| 02h              | Capture/compare 1                | TACCR1 CCIFG   | Highest               |  |
| 04h              | Capture/compare 2 <sup>(1)</sup> | TACCR2 CCIFG   |                       |  |
| 06h              | Reserved                         | •              |                       |  |
| 08h              | Reserved                         |                |                       |  |
| 0Ah              | Timer overflow                   | TAIFG          |                       |  |
| 0Ch Reserved     |                                  | -              |                       |  |
| 0Eh              | Reserved                         | -              | Lowest                |  |

## Sub Interrupt Events: System NMI

## Use the value of SYSSNIV as an offset to PC

```
SNI ISR:
           ADD
                 &SYSSNIV/PC
                                ; Add offset to jump table
           RETI
  interrupt
                                ; Vector 0: No interrupt
           JMP
                 DBD ISR
                                ; Vector 2: DBDIFG
  register
           JMP
                 ACCTIM ISR
                              ; Vector 4: ACCTIMIFG
                 RSVD1 ISR ; Vector 6: Reserved for future usage.
           JMP
                 RSVD2 ISR ; Vector 8: Reserved for future usage.
           JMP
                 RSVD3 ISR ; Vector 10: Reserved for future usage.
           JMP
           JMP
                 RSVD4 ISR
                                ; Vector 12: Reserved for future usage.
                 ACCV ISR
           JMP
                                ; Vector 14: ACCVIFG
                 VMA ISR
                                ; Vector 16: VMAIFG
           JMP
           JMP
                 JMBI ISR
                                ; Vector 18: JMBINIFG
                 JMBO ISR
                               ; Vector 20: JMBOUTIFG
           JMP
                 SBD ISR
                                ; Vector 22: SBDIFG
           JMP
DBD ISR:
                                ; Vector 2: DBDIFG
                                ; Task 2 starts here
           RETI
                                ; Return
ACCTIM ISR:
                                ; Vector 4
                                ; Task 4 starts here
           RETI
                                ; Return
                                ; Vector 6
RSVD1 ISR:
                                ; Task 6 starts here
           RETI
                                ; Return
                                ; Vector 8
RSVD2 ISR:
                                ; Task 8 starts here
           RETI
                                ; Return
RSVD3 ISR:
                                ; Vector 10
                                ; Task 10 starts here
           . . .
           RETI
                                ; Return
```

## Enable/Disable interrupt on the MSP430

- Enable interrupt:
  - Set global interrupt enable (GIE) bit in SR
- Disable interrupt:
  - Clear global interrupt enable (GIE) bit in SR



(clear bit 3 in SR)

# FreeRTOS Kernel

## Global RTOS Market Share (2019)

#### Operating system usage in embedded systems



https://www.tuxera.com/blog/data-and-future-of-iiot-os/4

## **Essential Kernel Data Structures**

- Task control block
- Task stack
- Ready list
- Delay list

## Task Control Block

```
typedef struct tskTaskControlBlock
    volatile StackType t * pxTopOfStack;
    #if ( portUSING MPU WRAPPERS == 1 )
        xMPU SETTINGS xMPUSettings;
    #endif
    ListItem t xStateListItem;
    ListItem t xEventListItem;
   UBaseType t uxPriority;
    StackType t * pxStack;
    char pcTaskName[ configMAX TASK NAME LEN ];
    #if ( ( portSTACK GROWTH > 0 ) | ( configRECORD STACK HIGH ADDRESS == 1 ) )
       StackType t * pxEndOfStack;
    #endif
   #if ( portCRITICAL NESTING IN TCB == 1 )
       UBaseType t uxCriticalNesting;
    #endif
   #if ( configUSE TRACE FACILITY == 1 )
       UBaseType t uxTCBNumber;
       UBaseType t uxTaskNumber;
    #endif
   #if ( configUSE MUTEXES == 1 )
        UBaseType t uxBasePriority;
       UBaseType t uxMutexesHeld;
    #endif
    #if ( configUSE APPLICATION TASK TAG == 1 )
       TaskHookFunction t pxTaskTag;
    #endif
```

## Task Control Block

```
#if ( configNUM THREAD LOCAL STORAGE POINTERS > 0 )
       void * pvThreadLocalStoragePointers[ configNUM THREAD LOCAL STORAGE POINTERS ];
   #endif
   #if ( configGENERATE RUN TIME STATS == 1 )
       uint32 t ulRunTimeCounter;
   #endif
   #if ( configUSE NEWLIB REENTRANT == 1 )
       struct reent xNewLib reent;
   #endif
   #if ( configUSE TASK NOTIFICATIONS == 1 )
       volatile uint32 t ulNotifiedValue[ configTASK NOTIFICATION ARRAY ENTRIES ];
       volatile uint8 t ucNotifyState[ configTASK NOTIFICATION ARRAY ENTRIES ];
   #endif
   #if ( tskSTATIC AND DYNAMIC ALLOCATION POSSIBLE != 0 )
       uint8 t ucStaticallyAllocated;
   #endif
   #if ( INCLUDE xTaskAbortDelay == 1 )
       uint8 t ucDelayAborted;
   #endif
   #if ( configUSE POSIX ERRNO == 1 )
       int iTaskErrno:
   #endif
} tskTCB;
```

#### Task Control Block

- pxTopOfStack points to the location of the last item placed on the tasks stack.
  - This must be the first member of the TCB struct.
- **xStateListItem**: The list that the state list item is reference from denotes the state of that task (Ready, Blocked, Suspended).
- xEventListItem: Used to reference a task from an event list.
- uxPriority: The priority of the task. 0 is the lowest priority.
- pxStack points to the start of the stack.
- pcTaskName: Descriptive name given to the task when created.
- pxEndOfStack points to the highest valid address for the stack.
- **uxBasePriority**: The priority last assigned to the task used by the priority inheritance mechanism.



#### Task States

#### Running

Only one task can be in the Running state at any one time.

#### - Blocked

- A task that is waiting for an event is said to be in the 'Blocked' state.
- Two different types of event
  - i. Temporal (time-related) events: Timer expiration
  - ii. Synchronization events: FreeRTOS queues, binary semaphores, counting semaphores, mutexes, recursive mutexes, event groups and direct to task notifications

#### Suspended

- Tasks in the Suspended state are not available to the scheduler.
- Only way into the Suspended state is through a call to the vTaskSuspend()
- Only way out being through a call to the vTaskResume() or xTaskResumeFromISR()

#### - Ready

- Tasks that are in the Not Running state but are not Blocked or Suspended are said to be in the Ready state.
- A new task is a ready one

### **Task States**



#### Task Stack

- ucHeap: a memory region for dynamic memory allocation, e.g., pvPortMalloc()
- xTaskCreate() calls pvPortMalloc() to allocate memory space for the stack and TCB of the new task



- Task importance level is proportional to the priority value
  - 0=lowest priority
- Multiple tasks can have the same priority
  - Tasks of the same priority is scheduled using RR
  - Time slice on MSP430 is 1ms (configTICK\_RATE\_HZ = 1000 Hz)
- Multilevel Round Robin
  - The scheduler selects the highest, non-empty list
  - o If there are multiple tasks on the list, RR will be used





```
124/* uxTopReadyPriority holds the priority of the highest priority ready
125 * state task. */
       #define taskRECORD READY PRIORITY( uxPriority ) \
126
127
           if( ( uxPriority ) > uxTopReadyPriority )
128
129
               uxTopReadyPriority = ( uxPriority );
130
131
132
       } /* taskRECORD READY PRIORITY */
133
134 /*----
135
136
       #define taskSELECT HIGHEST PRIORITY TASK()
137
138
           UBaseType t uxTopPriority = uxTopReadyPriority;
139
           /* Find the highest priority queue that contains ready tasks. */
140
           while( listLIST IS EMPTY( &( pxReadyTasksLists[ uxTopPriority ] ) ) )
141
142
               configASSERT( uxTopPriority );
143
               --uxTopPriority;
144
145
146
147
           /* listGET OWNER OF NEXT ENTRY indexes through the list, so the tasks of \
148
            * the same priority get an equal share of the processor time. */
           listGET OWNER OF NEXT ENTRY( pxCurrentTCB, &( pxReadyTasksLists[ uxTopPriority ] ) ); \
149
150
           uxTopReadyPriority = uxTopPriority;
       } /* taskSELECT HIGHEST PRIORITY TASK */
151
```

## **Delay List**

- Sleeping tasks are on this list
- Timer list is implemented as a **sorted** list
  - $\circ$  100, 150, 80  $\rightarrow$  80, 100, 150
- Different from uC/OS, the timer values are "absolute values"
- Counting up, not counting down

## <u>Delay List</u>

- xTickCount is incremented by one on timer ISR
  - typedef uint32\_t TickType\_t
- Time slice=1ms and xTickCount=32 bit
  - Overflow occurs after about 49 days
- FreeRTOS uses two timer lists so that tick count can cycle through 2^32
  - If xTickCount becomes 0 after being incremented (+1) → overflow

Swap lists

Swap the two lists

```
346 /*< Delayed tasks. */
347 PRIVILEGED DATA static List t xDelayedTaskList1;
348/*< Delayed tasks (two lists are used - one for delays that have overflowed the current tick count. */
349 PRIVILEGED DATA static List t xDelayedTaskList2;
350 /*< Points to the delayed task list currently being used. */
351 PRIVILEGED DATA static List t * volatile pxDelayedTaskList;
352 /*< Points to the delayed task list currently being used to hold tasks that have overflowed the current tick count. */
353 PRIVILEGED DATA static List t * volatile px0verflowDelayedTaskList;
2742
             const TickType t xConstTickCount = xTickCount + ( TickType t ) 1;
2743
             /* Increment the RTOS tick, switching the delayed and overflowed
2744
              * delayed lists if it wraps to 0. */
2745
             xTickCount = xConstTickCount;
2746
2747
2748
             if( xConstTickCount == ( TickType t ) 0U ) /*lint !e774 'if' does not always evaluate to false as it is looking for an overflow. */
2749
                  taskSWITCH DELAYED LISTS();
2750
             }
2751
```

- For example, let the tick counter be 8 bits and let the current time is at 250
- If a delay is set to 10 ticks later, then it will be tick 4 in the overflow list



• In uCOS this does not happen because the timer list is "countdown", not "countup"



#### pxOverflowDelayedTaskList



#### **Essential Kernel Routines**

- Kernel function naming convention
- Context Switch (vPortYield)
- Timer Tick ISR (vPortPreemptiveTickISR)
- Task Create (xTaskCreate)
- Task Delay (vTaskDelay)

## Kernel Variable Naming Convention

| Туре                | prefix |
|---------------------|--------|
| char                | С      |
| int16_t (short)     | S      |
| int32_t (long)      |        |
| BaseType_t or other | X      |
| unsigned            | u      |
| pointer             | р      |
| void                | V      |

Example: uint8\_t (unsigned char) -> uc pointer to char -> pc

## Kernel API Naming Convention

Type of return + filename + function name

#### Example:

- xTaskCreate
  - o return type = BaseType\_t (x)
  - defined in task.c
  - Create()
- vTaskDelay
  - o return type = void (v)
  - defined in task.c
  - Delay()
- pvTimerGetTimerID()
  - return type = pointer to void (pv)
  - o defined in timer.c
  - GetTimerID()

File scope (private) functions have a prefix of 'prv'.

## **Kernel Macro Naming Convention**

Most macros are written in uppercase, and prefixed with lower case letters that indicate where the macro is defined.

| Prefix                                     | Location of macro definition |
|--------------------------------------------|------------------------------|
| port (for example, portMAX_DELAY)          | portable.h or portmacro.h    |
| task (for example, taskENTER_CRITICAL())   | task.h                       |
| pd (for example, pdTRUE)                   | projdefs.h                   |
| config (for example, configUSE_PREEMPTION) | FreeRTOSConfig.h             |
| err (for example, errQUEUE_FULL)           | projdefs.h                   |

## Context Switch (Voluntarily Giving Up the CPU)

#### vPortYield

- a. push sr into stack
- b. disable interrupt

Different from uCOS, "task-level" cxtsw do not trigger a software interrupt...

```
1 vPortYield: .asmfunc
 2
         ; The sr needs saving before it is modified.
         ; Now the SR is stacked we can disable interrupts.
         dint
10
         ; Save the context of the current task.
11
         portSAVE CONTEXT
12
13
         : Select the next task to run.
14
   2)
         call x #vTaskSwitchContext
15
         ; Restore the context of the new task.
16
17
         portRESTORE CONTEXT
         .endasmfunc
18
```

#### **Context Switch**

#### 1) portSAVE CONTEXT

- a. push registers r4 ~ r15 and usCriticalNesting into stack
- b. store stack pointer to the TCB

```
vPortYield: .asmfunc
         ; The sr needs saving before it is modified.
         push.w sr
6
         : Now the SR is stacked we can disable interrupts.
9
10
         ; Save the context of the current task.
        portSAVE CONTEXT
12
13
         ; Select the next task to run.
         call x #vTaskSwitchContext
14
15
16
         ; Restore the context of the new task.
17
         portRESTORE CONTEXT
         .endasmfunc
```

```
1 \rightarrow portSAVE CONTEXT .macro
 2
          ; Push the registers R4 ~ R15 into stack
          pushm x #12, r15
 4
 5
          ; Push usCriticalNesting into stack
 6
                  &usCriticalNesting, r14
         mov.w
 8
         push x r14
 9
          ; Store the stack pointer to the TCB
10
          ; Noted that the first member of the TCB struct is the stack pointer
11
12
                  &pxCurrentTCB, r12
         mov x
         mov x sp, 0( r12 )
13
14
15
          .endm
```

#### **Context Switch**

#### 2) vTaskSwitchContext

a. select the task to switch

```
vPortYield: .asmfunc
3
         ; The sr needs saving before it is modified.
4
         push.w sr
5
6
         ; Now the SR is stacked we can disable interrupts.
8
9
10
         ; Save the context of the current task.
11
         portSAVE CONTEXT
12
13
         ; Select the next task to run.
        ► call x #vTaskSwitchContext
14
15
16
         ; Restore the context of the new task.
17
         portRESTORE CONTEXT
         .endasmfunc
18
```

```
1 void vTaskSwitchContext( void )
2
         if( uxSchedulerSuspended != ( UBaseType t ) pdFALSE )
3 ~
4
5
             /* The scheduler is currently suspended - do not allow a context
              * switch. */
6
             xYieldPending = pdTRUE;
7
8
9 ~
         else
10
11
             xYieldPending = pdFALSE;
12
             traceTASK SWITCHED OUT();
13
14 >
             #if ( configGENERATE RUN TIME STATS == 1 ) ···
             #endif /* configGENERATE RUN TIME STATS */
40
41
             /* Check for stack overflow, if configured. */
42
43
             taskCHECK_FOR_STACK_OVERFLOW();
44
45
             /* Before the currently running task is switched out, save its errno. */
46 >
             #if ( configUSE POSIX ERRNO == 1 ) ···
                                                           Select the task with highest priority in ready list
50
51
52 V
             /* Select a new task to run using either the generic C or port
53
              * optimised asm code. */
             taskSELECT HIGHEST PRIORITY TASK(): /*lint !e9079 void * is used as this macro is used with timers and co-routines too.
54
55
             traceTASK SWITCHED IN();
56
57
             /* After the new task is switched in, update the global errno. */
58 >
             #if ( configUSE POSIX ERRNO == 1 ) ...
62
             #endif
63
64 >
             #if ( ( configUSE_NEWLIB_REENTRANT == 1 ) || ( configUSE_C_RUNTIME_TLS_SUPPORT == 1 ) )...
70
             #endif
71
72
```

# **Context Switch**

### 3) portRESTORE CONTEXT

- a. set the stack pointer
- b. pop usCriticalNesting, registers r4 ~ r15 and sr from stack

```
vPortYield: .asmfunc
         ; The sr needs saving before it is modified.
5
6
         : Now the SR is stacked we can disable interrupts.
9
10
         ; Save the context of the current task.
         portSAVE CONTEXT
12
13
         ; Select the next task to run.
         call x #vTaskSwitchContext
14
15
16
         ; Restore the context of the new task.
17
        portRESTORE CONTEXT
         .endasmfunc
```

```
1 v portRESTORE CONTEXT .macro
          ; Set the stack pointer
          ; Noted that the first member of the TCB struct is the stack pointer
                 &pxCurrentTCB, r12
         mov x
 6
         mov x
                 @r12, sp
 7
          ; Extract the usCriticalNesting from stack
                 r15
 9
          pop x
                r15, &usCriticalNesting
10
         mov.w
11
12
          ; Pop the registers R4 ~ R15 from stack
13 b
         popm x #12, r15
14
         nop
15
          ; Pop the sr from stack
16
17
          pop.w
                  sr
18
          nop
                       reti
19
20
          ret x
          .endm
21
```

# **Context Switch**



- Save CPU context
- Increment the time tick
  - Check tick overflow. If so, swap two timer lists
- If xConstTickCount is greater than xNextTaskUnblockTime, make the earliest waiting task ready
- Call context switch
- Restore CPU context and RETI
  - RETI = pop SR + ret

- 1. <u>vPortPreemptiveTickISR</u>
  - a. push sr into stack

#### vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 5 push.w sr portSAVE CONTEXT call x #xTaskIncrementTick 8 9 call x #vTaskSwitchContext 10 11 portRESTORE CONTEXT .endasmfunc 12

## 2. portSAVE CONTEXT

- a. push registers r4 ~ r15 and usCriticalNesting into stack
- b. store stack pointer to the TCB

```
1 v portSAVE CONTEXT .macro
 2
         ; Push the registers R4 ~ R15 into stack
         pushm x #12, r15
 4
 5
         ; Push usCriticalNesting into stack
 6
                 &usCriticalNesting, r14
         mov.w
         push x r14
 9
          ; Store the stack pointer to the TCB
10
         ; Noted that the first member of the TCB struct is the stack pointer
11
                 &pxCurrentTCB, r12
12
         mov x
         mov x sp, 0( r12 )
13
14
15
         .endm
```

### 3. xTaskIncrementTick

a. Check if scheduler is suspended

If scheduler is suspended, increase xPendedTicks by 1 (so that we can handle the the accumulated ticks later)

```
∨ BaseType t xTaskIncrementTick( void )

          TCB t * pxTCB;
          TickType t xItemValue;
  4
  5
          BaseType t xSwitchRequired = pdFALSE;
  6
          /* Called by the portable layer each time a tick interrupt occurs.
  7 ~
           * Increments the tick then checks to see if the new tick value will cause any
           * tasks to be unblocked. */
  9
          traceTASK INCREMENT TICK( xTickCount );
10
11
          if( uxSchedulerSuspended == ( UBaseType t ) pdFALSE ) ...
12 >
          else
161
162 2
              ++xPendedTicks;
163
164
              /* The tick hook gets called at regular intervals, even if the
165 V
               * scheduler is locked. */
166
              #if ( configUSE TICK HOOK == 1 )
167 V
168
                  vApplicationTickHook();
169
170
171
              #endif
172
173
          return xSwitchRequired;
174
175
```

#### ∨ vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 5 push.w sr 6 portSAVE CONTEXT call x #xTaskIncrementTick 9 call x #vTaskSwitchContext 10 portRESTORE CONTEXT 11 .endasmfunc 12

## 3. <u>xTaskIncrementTick</u>

b. Check if scheduler is suspended

If scheduler is not suspended, increase xTickCount by 1 and check if it's overflowed

```
if( uxSchedulerSuspended == ( UBaseType t ) pdFALSE )
12
13
             /* Minor optimisation. The tick count cannot change in this
14
              * block, */
15
             const TickType t xConstTickCount = xTickCount + ( TickType t ) 1;
16
17
             /* Increment the RTOS tick, switching the delayed and overflowed
18
              * delayed lists if it wraps to 0. */
19
             xTickCount = xConstTickCount;
20
21
             if( xConstTickCount == ( TickType t ) 0U ) /*lint !e774 'if' does not always evaluate to false as it is looking for an overflow. */
22
23
                 taskSWITCH DELAYED LISTS();
24
25
             else ···
26 >
```

#### ∨ vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 5 push.w sr 6 portSAVE CONTEXT call x #xTaskIncrementTick 8 9 call x #vTaskSwitchContext 10 portRESTORE CONTEXT 11 12 .endasmfunc

## 3. <u>xTaskIncrementTick</u>

c. check if this tick has made a timer (a sleeping task) expire and if the delayed list is empty, set next timeout to a big value

```
if( xConstTickCount >= xNextTaskUnblockTime )
 35 V
 36
                  for(;;)
 37 V
                      if( listLIST IS EMPTY( pxDelayedTaskList ) != pdFALSE )
 39 V
 40
                          /* The delayed list is empty. Set xNextTaskUnblockTime...
 41 >
                          xNextTaskUnblockTime = portMAX DELAY; /*lint !e961 MISRA exception as the casts are only redundant for some ports. */
 47
                          break;
                      else ...
114
115
```

#### vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 5 push.w sr 6 portSAVE CONTEXT call x #xTaskIncrementTick 8 9 call x #vTaskSwitchContext 10 11 portRESTORE CONTEXT .endasmfunc 12

### 3. xTaskIncrementTick

- d. if delayed list is not empty, extract the timeout of the task at the head of delayed list
- e. if it's not yet to unblock the task, set next timeout
- f. if it's time to unblock the task, remove it from delayed list and event list, then add it to ready list

```
if( listLIST IS EMPTY( pxDelayedTaskList ) != pdFALSE ) ...
39 >
49
                     else
50
                          /* The delayed list is not empty, get the value of the ...
51 >
               d
                          pxTCB = listGET OWNER OF HEAD_ENTRY( pxDelayedTaskList ); /*lint !e9079 void * is used as this macro
55
                          xItemValue = listGET LIST ITEM VALUE( &( pxTCB->xStateListItem ) );
56
57
                          if( xConstTickCount < xItemValue )</pre>
58
59
                              /* It is not time to unblock this item yet, but the...
60
                              xNextTaskUnblockTime = xItemValue;
65
                              break; /*lint !e9011 Code structure here is deemed easier to understand with multiple breaks. */
66
67
                          else ···
68 >
72
                          /* It is time to remove the item from the Blocked state. */
73
74
                          listREMOVE ITEM( &( pxTCB->xStateListItem ) );
75
                          /* Is the task waiting on an event also? If so remove
76
77
                           * it from the event list. */
                          if( listLIST_ITEM_CONTAINER( &( pxTCB->xEventListItem ) ) != NULL )
78
79
                              listREMOVE ITEM( &( pxTCB->xEventListItem ) );
80
81
82 >
                          else ···
86
                          /* Place the unblocked task into the appropriate ready
87
                           * list. */
88
                          prvAddTaskToReadyList( pxTCB );
89
```

#### vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 5 push.w sr 6 portSAVE CONTEXT call x #xTaskIncrementTick 9 call x #vTaskSwitchContext 10 11 portRESTORE CONTEXT .endasmfunc 12

### 3. xTaskIncrementTick

g. check if the task has higher priority than current task, if so, context switch is required

```
#if ( configUSE PREEMPTION == 1 )
 93 V
 94
                               /* Preemption is on, but a context switch should
 95
                                * only be performed if the unblocked task's
 96
                                  priority is higher than the currently executing
 97
                                * task.
 98
                                 The case of equal priority tasks sharing
 99
                                  processing time (which happens when both
100
                                  preemption and time slicing are on) is
101
                                 handled below.*/
102
                               if( pxTCB->uxPriority > pxCurrentTCB->uxPriority )
103
104
                                   xSwitchRequired = pdTRUE;
105
106
                               else
107
108
                                   mtcoverage Test Marker();
109
110
111
                           #endif /* configUSE PREEMPTION */
112
```

#### ∨ vPortPreemptiveTickISR: .asmfunc 2 ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 4 5 push.w sr 6 portSAVE CONTEXT 7 8 call x #xTaskIncrementTick 9 call x #vTaskSwitchContext 10 11 portRESTORE CONTEXT 12 .endasmfunc

### 4. vTaskSwitchContext

a. select the task to switch

```
1 void vTaskSwitchContext( void )
2
         if( uxSchedulerSuspended != ( UBaseType t ) pdFALSE )
3 ~
4
5
             /* The scheduler is currently suspended - do not allow a context
              * switch. */
             xYieldPending = pdTRUE;
7
8
9 ~
         else
10
11
             xYieldPending = pdFALSE;
12
             traceTASK SWITCHED OUT();
13
14 >
             #if ( configGENERATE RUN TIME STATS == 1 ) ···
             #endif /* configGENERATE RUN TIME STATS */
40
41
42
             /* Check for stack overflow, if configured. */
43
             taskCHECK_FOR_STACK_OVERFLOW();
44
             /* Before the currently running task is switched out, save its errno. */
45
46 >
             #if ( configUSE POSIX ERRNO == 1 ) ···
                                                           Select the task with highest priority in ready list
50
51
             /* Select a new task to run using either the generic C or port
52 V
53
              * optimised asm code. */
             taskSELECT HIGHEST PRIORITY TASK() /*lint !e9079 void * is used as this macro is used with timers and co-routines too.
54
55
             traceTASK SWITCHED IN();
56
57
             /* After the new task is switched in, update the global errno. */
58 >
             #if ( configUSE POSIX ERRNO == 1 ) ...
62
             #endif
63
64 >
             #if ( ( configUSE_NEWLIB_REENTRANT == 1 ) || ( configUSE_C_RUNTIME_TLS_SUPPORT == 1 ) )...
70
             #endif
71
72
```

#### ∨ vPortPreemptiveTickISR: .asmfunc ; The sr is not saved in portSAVE\_CONTEXT() because vPortYield() needs 3 ;to save it manually before it gets modified (interrupts get disabled). 4 5 push.w sr 6 portSAVE CONTEXT 7 8 call x #xTaskIncrementTick 9 call x #vTaskSwitchContext 10 11 portRESTORE CONTEXT 12 .endasmfunc

### 5. portRESTORE CONTEXT

- a. set the stack pointer
- b. pop usCriticalNesting, registers r4 ~ r15 and sr from stack

```
1 v portRESTORE CONTEXT .macro
         ; Set the stack pointer
          ; Noted that the first member of the TCB struct is the stack pointer
 5
         mov x &pxCurrentTCB, r12
         mov x
                 @r12, sp
   а
         ; Extract the usCriticalNesting from stack
 8
                 r15
 9
         pop x
                r15, &usCriticalNesting
10
         mov.w
11
12
         ; Pop the registers R4 ~ R15 from stack
13
         popm x #12, r15
14
         nop
15 b
         ; Pop the sr from stack
16
17
         pop.w
18
         nop
19
20
         ret x
21
          .endm
```

# xTaskCreate()

## 1. Allocate space for stack and TCB

```
BaseType t xTaskCreate( TaskFunction t pxTaskCode,
2
                                 const char * const pcName, /*lint !e971 Unqualified char types are allowed for strings and single characters only. */
3
                                 const configSTACK DEPTH TYPE usStackDepth,
4
                                 void * const pvParameters,
5
                                 UBaseType_t uxPriority,
6
                                 TaskHandle t * const pxCreatedTask )
8
             TCB t * pxNewTCB;
             BaseType t xReturn;
             /* If the stack grows down then allocate the stack then the TCB so the stack
12
              * does not grow into the TCB. Likewise if the stack grows up then allocate
13
              * the TCB then the stack. */
14
             #if ( portSTACK_GROWTH > 0 ) ...
38
             #else /* portSTACK GROWTH */
39
40
                 StackType_t * pxStack;
41
42
                 /* Allocate space for the stack used by the task being created. */
43
                 pxStack = pvPortMallocStack( ( ( ( size t ) usStackDepth ) * sizeof( StackType t ) ) ); /*lint !e9079 All values returned by pvPortMal
45
                 if( pxStack != NULL )
46
                     /* Allocate space for the TCB. */
48
                     pxNewTCB = ( TCB_t * ) pvPortMalloc( sizeof( TCB_t ) ); /*lint !e9087 !e9079 All values returned by pvPortMalloc() have at least t
49
50
                     if( pxNewTCB != NULL )
52
                         memset( ( void * ) pxNewTCB, 0x00, sizeof( TCB t ) );
53
                         /* Store the stack location in the TCB. */
55
                         pxNewTCB->pxStack = pxStack;
56
                     else
59
                         /* The stack cannot be used as the TCB was not created. Free...
                         vPortFreeStack( pxStack );
                 else
                     pxNewTCB = NULL;
             #endif /* portSTACK GROWTH */
```

# xTaskCreate()

2. call <u>prvInitialiseNewTask</u> to initialise the task:

Initialise stack, assign task name, assign priority to the task's TCB

3. call <a href="mailto:prvAddNewTasktoReadyList">prvAddNewTasktoReadyList</a> adding the task to ready list:

Make new task the current task if ready list is empty or new task has higher priority

```
if( pxNewTCB != NULL )
72
                 #if ( tskSTATIC AND DYNAMIC ALLOCATION POSSIBLE != 0 ) /*lint !e9029 !e731 Macro has been consolidated for readability reasons. */
73 V
74
                     /* Tasks can be created statically or dynamically, so note this
75
                      * task was created dynamically in case it is later deleted. */
76
                     pxNewTCB->ucStaticallyAllocated = tskDYNAMICALLY ALLOCATED STACK AND TCB;
77
78
                 #endif /* tskSTATIC AND DYNAMIC ALLOCATION POSSIBLE */
79
80
                 prvInitialiseNewTask( pxTaskCode, pcName, ( uint32 t ) usStackDepth, pvParameters, uxPriority, pxCreatedTask, pxNewTCB, NULL );
81
                 prvAddNewTaskToReadyList( pxNewTCB );
82
                 xReturn = pdPASS;
83
84
85 V
             else
86
                 xReturn = errCOULD NOT ALLOCATE REQUIRED MEMORY;
87
88
89
             return xReturn;
91
92
```

# <u>vTaskDelay</u>

- 1. Suspend All task.(equivalently lock the scheduler)
- 2. Calculate the wake up time.
- 3. If the wake up time is overflow, add the task to **pxOverflowDelayedTaskList**.
- 4. Else add the task to pxDelayedTaskList.
- 5. Update **xNextTaskUnblockTime** if necessary.
- 6. Resume All the task.

# <u>vTaskDelay</u>

```
1301
           void vTaskDelay( const TickType t xTicksToDelay )
1302
1303
               BaseType t xAlreadyYielded = pdFALSE;
1304
1305
               /* A delay time of zero just forces a reschedule. */
1306
               if( xTicksToDelay > ( TickType t ) 0U )
1307
                   configASSERT( uxSchedulerSuspended == 0 );
1308
                   vTaskSuspendAll();
1309
1310
1311
                       traceTASK DELAY();
1312
                        /* A task that is removed from the event list while the
1313
                        * scheduler is suspended will not get placed in the ready
1314
                        * list or removed from the blocked list until the scheduler
1315
                        * is resumed.
1316
1317
                         * This task cannot be in an event list as it is the currently
1318
                         * executing task. */
1319
                        prvAddCurrentTaskToDelayedList( xTicksToDelay, pdFALSE );
1320
1321
                    xAlreadyYielded = xTaskResumeAll();
1322
1323
```

# **vTaskDelay**

```
/* Calculate the time at which the task should be woken if the event
5336
                     * does not occur. This may overflow but this doesn't matter, the
5337
                    * kernel will manage it correctly. */
5338
                   xTimeToWake = xConstTickCount + xTicksToWait;
5339
5340
                   /* The list item will be inserted in wake time order. */
5341
                   listSET LIST ITEM VALUE( &( pxCurrentTCB->xStateListItem ), xTimeToWake );
5342
5343
                   if( xTimeToWake < xConstTickCount )</pre>
5344
5345
                        /* Wake time has overflowed. Place this item in the overflow
5346
                        * list. */
5347
5348
                       vListInsert( pxOverflowDelayedTaskList, &( pxCurrentTCB->xStateListItem ) );
5349
                   else
5350
5351
                       /* The wake time has not overflowed, so the current block list
5352
5353
                        * is used. */
                       vListInsert( pxDelayedTaskList, &( pxCurrentTCB->xStateListItem ) );
5354
5355
                        /* If the task entering the blocked state was placed at the
5356
                        * head of the list of blocked tasks then xNextTaskUnblockTime
5357
                        * needs to be updated too. */
5358
                        if( xTimeToWake < xNextTaskUnblockTime )</pre>
5359
5360
                            xNextTaskUnblockTime = xTimeToWake;
5361
5362
5363
                        else
5364
5365
                            mtCOVERAGE TEST MARKER();
5366
5367
```

# FreeRTOS Lab

- This is Lab 4
- Redo your Lab1 (EDF) for FreeRTOS
- Contact the TA for borrowing a MSP430FR Launchpad
- Requirement: generate correct task scheduling events as you did in Lab1
- Check "FreeRTOS Lab" slice set for details

# Debug Print

- You can also use breakpoints and memory watches for debugging
- For producing console output, there is a printf()
  - Okay to use it outside of ISRs
  - Don't use in an ISR. Producing buggy results
- Reminder: to produce results for your lab
  - Log your events in a memory buffer and print out the results later in main.c
  - As you did with labs for uC/OS2

# Setup for Using printf()

- Modify printf-stdarg.c
  - Comment out #define putchar(c) c
  - O Add #include <stdio.h>
  - Comment out sprintf(), snprintf(), write()
- Set heap size and stack size at Project->Properties





Add #include <stdio.h> to your .c file